ECTRONIC CO.LTI



# 2:1 Mux/DeMux High Bandwidth HDMI<sup>™</sup> 2.1 Compliant Signal Switch

# **Descriptions**

The RLCS422 is an 8-to-4-channel Mux/DeMux switch designed for DVI/HDMI™ standards and TMDS signal processing. It multiplexes differential signals bidirectionally with minimal signal attenuation, ensuring low skew and high noise isolation. Its high bandwidth supports next-gen HDTV and PC graphics. Three channels handle data (DVI video or HDMI audio/video), while one manages clock signals for TMDS decoding. The switch works passively at both driver (e.g., LCD, projector, TV) and receiver (e.g., DVD, STB) ends. Its wide voltage range enables DC-coupled multi-standard operation, saving space by eliminating AC capacitors. It also supports 0V-3.3V CMOS signals up to 1MHz and switches DDC/HPD signals.

### **Features**

- 4-Differential Channel 2:1 Mux/DeMux
- ➤ HDMI 2.1 compatible
- ➤ High Bandwidth: 5.7GHz @-3dB BW
- Supports both AC coupled and DC coupled signals
- ➤ Isolation: -40dB @ 2.0 Gbps
- Crosstalk: -31dB @ 2.0 Gbps
- > ESD Tolerance: 2kV HBM
- Low bit-to-bit skew, Bidirectional
- Supports DDC with HPD channel mux/demux @ HDMI
- Supports 720 Mbps high-speed DP AUX @ DP

# **Applications**

- Routing of HDMI 2.1 video signals with low signal attenuation between source and sink for 4K2K ultra high definition video display and broadcast video equipment.
- Routing of DisplayPort video signals with low signal attenuation between source and sink for PC and monitor.

# **Order information**

| Package     |               | Part Number    | Top-Side Marking |  |
|-------------|---------------|----------------|------------------|--|
| QFN 5×5-40L | Tape and Reel | RLCS422QN40/R6 | RLCS422          |  |



# **Block Diagram and Pin Configuration**



Fig.1 Block Diagram





Fig.2 Top-Through View

# **Truth Table**

| _EN  | GPU_SEL | D0-D3 |
|------|---------|-------|
| High | X       | Hi-Z  |
| Low  | Low     | Α     |
| Low  | High    | В     |

| SEL  | SCL  | SDA  | HPD  |
|------|------|------|------|
| X    | Hi-Z | Hi-Z | Hi-Z |
| Low  | ow A |      | Α    |
| High | В    | В    | В    |



**Pin Description** 

| Pin Description |          |             |                                             |  |
|-----------------|----------|-------------|---------------------------------------------|--|
| Pin#            | Pin Name | Signal Type | Description                                 |  |
| 40              | D0+      | I/O         | Positive differential signal 0 for COM port |  |
| 1               | D0-      | I/O         | Negative differential signal 0 for COM port |  |
| 2               | D1+      | I/O         | Positive differential signal 1 for COM port |  |
| 3               | D1-      | I/O         | Negative differential signal 1 for COM port |  |
| 4               | GPU_SEL  | 1           | GPU Switch logic control                    |  |
| 5               | _EN      | 1           | Chip Enable, Active low                     |  |
| 6               | D2+      | I/O         | Positive differential signal 2 for COM port |  |
| 7               | D2-      | I/O         | Negative differential signal 2 for COM port |  |
| 8               | D3+      | I/O         | Positive differential signal 3 for COM port |  |
| 9               | D3-      | I/O         | Negative differential signal 3 for COM port |  |
| 10,30           | VCC      | Power       | Supply Voltage                              |  |
| 11              | SCL_B    | I/O         | DDC clock for port B                        |  |
| 12              | SCL      | I/O         | DDC clock for COM port                      |  |
| 13              | SCL_A    | I/O         | DDC clock for port A                        |  |
| 14              | SEL      | I           | Switch logic control for DDC/AUX and HPD    |  |
| 15              | SDA_B    | I/O         | DDC data for port B                         |  |
| 16              | SDA      | I/O         | DDC data for COM port                       |  |
| 17              | HPD_B    | I/O         | Hot plug detect for B port                  |  |
| 18              | SDA_A    | I/O         | DDC data for port A                         |  |
| 19              | HPD      | I/O         | Hot plug detect for COM port                |  |
| 20              | HPD_A    | I/O         | Hot plug detect for port A                  |  |
| 21,31           | GND      | Ground      | Ground                                      |  |
| 22              | D3-B     | I/O         | Negative differential signal 3 for port B   |  |
| 23              | D3+B     | I/O         | Positive differential signal 3 for port B   |  |
| 24              | D2-B     | I/O         | Negative differential signal 2 for port B   |  |
| 25              | D2+B     | I/O         | Positive differential signal 2 for port B   |  |
| 26              | D1-B     | I/O         | Negative differential signal 1 for port B   |  |
| 27              | D1+B     | I/O         | Positive differential signal 1 for port B   |  |
| 28              | D0-B     | I/O         | Negative differential signal 0 for port B   |  |
| 29              | D0+B     | I/O         | Positive differential signal 0 for port B   |  |
| 32              | D3-A     | I/O         | Negative differential signal 3 for port A   |  |
| 33              | D3+A     | I/O         | Positive differential signal 3 for port A   |  |
| 34              | D2-A     | I/O         | Negative differential signal 2 for port A   |  |
| 35              | D2+A     | I/O         | Positive differential signal 2 for port A   |  |
| 36              | D1-A     | I/O         | Negative differential signal 1 for port A   |  |
| 37              | D1+A     | I/O         | Positive differential signal 1 for port A   |  |
| 38              | D0-A     | I/O         | Negative differential signal 0 for port A   |  |
| 39              | D0+A     | I/O         | Positive differential signal 0 for port A   |  |
|                 |          |             | -                                           |  |



## **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                | -65℃ to +150℃  |
|------------------------------------|----------------|
| Junction Temperature               | 125°C          |
| Supply Voltage to Ground Potential | -0.5V to +5.5V |
| High Speed Data Channel D0~D3      | -0.5V to 3.8V  |
| CEC, SCL, SDA, HPD                 | -0.5V to 5.5V  |
| DC Input Voltage                   | -0.5V to VCC   |
| DC Output Current                  | 120mA          |
| Power Dissipation                  | 0.5W           |

#### Notes:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.



# **Electrical Characteristics**

|                       | Paramet                                                                    | er                        | Test conditions <sup>(1)</sup>                                                                                                      | Min | Typ. <sup>(2)</sup> | Max        | Unit |  |
|-----------------------|----------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|------------|------|--|
| PORT A                |                                                                            |                           |                                                                                                                                     |     |                     |            |      |  |
| Ron                   | ON-state resistance                                                        | D0 to D3  SCL,SDA,HPD,CEC | V <sub>CC</sub> =3V,<br>1.5V≤V <sub>I/O</sub> ≤V <sub>CC</sub> ,                                                                    |     | 6.5<br>6            | 9.5<br>9.5 | Ω    |  |
| R <sub>ON(flat)</sub> | ON-state                                                                   | All I/O                   | I <sub>I/O</sub> =-40mA<br>V <sub>CC</sub> =3V, V <sub>I/O</sub> =1.5V and                                                          |     | 1.5                 | 9.5        | Ω    |  |
| ΔRon                  | resistance flatness On-state resistance match between high- speed channels | D0 to D3                  | V <sub>CC</sub> ,I <sub>I/O</sub> =-40mA<br>V <sub>CC</sub> =3V,1.5V≤V <sub>I/O</sub> ≤V <sub>CC</sub> ,I <sub>I/O</sub> =-<br>40mA |     | 0.4                 | 1          | Ω    |  |
| loff                  | Leakage under power off                                                    | All outputs               | V <sub>CC</sub> =0V, V <sub>I/O</sub> =0V to 3.6V ,<br>V <sub>IN</sub> =V to 5.5V                                                   |     | ±10                 | ,,         | uA   |  |
| PORT E                | 3                                                                          |                           |                                                                                                                                     | 011 | ~ /                 | 1          |      |  |
|                       | ON-state                                                                   | D0 to D3                  | V <sub>CC</sub> =3V,                                                                                                                | 11, | 8.2                 | 10.5       | Ω    |  |
| Ron                   | resistance                                                                 | SCL,SDA,HPD,CEC           | 1.5V≤V <sub>V</sub> o≤V <sub>CC</sub> ,<br>I <sub>V</sub> o=-40mA                                                                   |     | 6                   | 9.5        | Ω    |  |
| $R_{\text{ON(flat)}}$ | ON-state resistance flatness                                               | All I/O                   | V <sub>CC</sub> =3V, V <sub>I/O</sub> =1.5V and V <sub>CC</sub> ,I <sub>I/O</sub> =-40mA                                            | 5/2 | 1.5                 |            | Ω    |  |
| ΔRon                  | On-state resistance match between high- speed channels                     | D0 to D3                  | Vcc=3V,1.5V≤V <sub>I/O</sub> ≤Vcc,I <sub>I/O</sub> =-<br>40mA                                                                       |     | 0.4                 | 1          | Ω    |  |
| l <sub>OFF</sub>      | Leakage under power off                                                    | All outputs               | V <sub>CC</sub> =0V, V <sub>I/O</sub> =0V to 3.6V,<br>V <sub>IN</sub> =V to 5.5V                                                    |     |                     | ±10        | uA   |  |
| DIGITA                | _ INPUTS(SEL1,SE                                                           | EL2,EN1,EN2)              |                                                                                                                                     |     |                     |            |      |  |
| VIH                   | High-level control input voltage                                           | Mer                       |                                                                                                                                     | 1.4 |                     |            | V    |  |
| VIL                   | LOW-level control input voltage                                            | SEL1, SEL2, EN1,          |                                                                                                                                     |     |                     | 0.5        | >    |  |
| VIH                   | Digital input high leakage current                                         | EN2                       | V <sub>CC</sub> =3.6V, V <sub>IN</sub> =VCC                                                                                         |     |                     | ±10        | uA   |  |
| VIL                   | Digital input low leakage current                                          |                           | V <sub>CC</sub> =3.6V, V <sub>IN</sub> =GND                                                                                         |     |                     | ±10        | uA   |  |
| SUPPL                 | <u> </u>                                                                   | 1                         |                                                                                                                                     |     |                     |            |      |  |
| Icc                   | VCC supply current                                                         |                           | V <sub>CC</sub> =3.6V, I <sub>I/O</sub> =0,Normal operation mode, _ENx=L                                                            |     | 100                 |            | uA   |  |
| Icc,<br>PD            | VCC supply current                                                         | in power-down mode        | Vcc=3.6V, I <sub>I/O</sub> =0, _ENx=H                                                                                               |     | 2                   |            | uA   |  |

### Notes:

- 1.  $V_I$ , Vo.  $I_I$ , and  $I_O$  refer to I/O pins,  $V_{IN}$  refers to the control inputs.
- 2. All typical values are at Vcc = 3.3 V (unless otherwise noted), TA = 25°C.
- 3.  $R_{\text{(ON/FLAT)}}$  is the difference of  $R_{\text{ON}}$  in a given channel at specified voltages.
- 4.  $\Delta R_{ON}$  is the difference of  $R_{ON}$  from center port to any other ports.



Switching Characteristics (TA= -40 °C to +105 °C, VCC=3.3V±10%)

| Parameter          | Description                                                       | Min. | Тур. | Max | Unit |
|--------------------|-------------------------------------------------------------------|------|------|-----|------|
| $T_{pd}$           | Propagation delay (input pin to output pin) on all channels       |      | 80   |     | ps   |
| t <sub>b-b</sub>   | Bit-to-bit skew within the same differential pair of Dx± channels |      | 5    | 7   | ps   |
| t <sub>ch-ch</sub> | Channel-to-channel skew of Dx+ channels                           |      |      | 35  | ps   |
| Tsw a-b            | Time it takes to switch from port A to port B                     |      |      | 0.1 | us   |
| Tsw b-a            | Time it takes to switch from port B to port A                     |      |      | 0.1 | us   |
| Tstart up          | VCC valid to channel enable                                       |      | _ (  | 10  | us   |
| Twake up           | Enabling output by changing OE from low to High                   | 0    | MIC. | 10  | us   |
|                    | ZHEN RUILIANCHUANG ELE                                            | 514  |      |     |      |



# **Dynamic Electrical Characteristics Over Operating Range (**TA= -40° to +105°C, VCC=3.3V±10%)

| Parameter         | Description                                        | Test cond                             | itions      | Min. | Тур.  | Max   | Unit |
|-------------------|----------------------------------------------------|---------------------------------------|-------------|------|-------|-------|------|
|                   | Crosstalk on High                                  | See Fig.3 for<br>Measurement<br>setup | f = 3.0GHz  |      | -25   | -22   |      |
| .,                |                                                    |                                       | f = 2.7GHz  |      | -28   | -25   |      |
| Xtalk             | Speed Channels                                     |                                       | f = 1.7GHz  |      | -31   | -28   |      |
|                   |                                                    |                                       | f = 1.35GHz |      | -32   | -28   | ٩D   |
|                   | OFF Isolation on<br>High Speed<br>Channels         | See Fig.4 for<br>Measurement<br>setup | f = 3.0GHz  |      | -22   | -20   | dB   |
|                   |                                                    |                                       | f = 2.7GHz  |      | -22   | -20   |      |
| Oirr              |                                                    |                                       | f = 1.7GHz  | 18C  | -29   | -26   |      |
|                   |                                                    |                                       | f = 1.35GHz |      | -30   | -27   |      |
|                   | Different Insertion                                | @3.0GHz(se                            | e Fig.5)    | -2.0 | -1.7  |       | 4D   |
| ILOSS             | Loss on High<br>Speed Channels                     | @5.4GHz(se                            | e Fig.5)    | -2.0 | -1.7  |       | dB   |
| R <sub>LOSS</sub> | Different Return<br>Loss on High<br>Speed Channels | @3.0GHz(6.                            | 0Gbps)      |      | -16.0 | -14   | ٩D   |
|                   |                                                    | @2.7GHz(5.                            | 4Gbps)      |      | -14.0 | -12.5 | dB   |
| BW                | Bandwidth -3dB                                     | see Fig.5                             |             |      | 5.7   |       | GHz  |

#### Note:

- 1. For Max. or Min. conditions, use appropriate value specified under Electrical Characteris-tics for the applicable device type.
- 2. Typical values are at VCC=3.3V,TA=25℃ ambient and maximum loading.







Fig.3 Crosstalk Setup

Fig.4 OFF-isolation





# **Package Outline Dimensions**







| 0 | т | Т |   |
|---|---|---|---|
| 2 | T | D | E |

|          | SYMBOL   | MILLIMETER |         |      |  |
|----------|----------|------------|---------|------|--|
|          | STIVIBUL | MIN        | NOM     | MAX  |  |
|          | Α        | 0.70       | 0.75    | 0.80 |  |
|          | A1       | NA S       | 0.02    | 0.05 |  |
| 131      | A2       | 0.60       | 0.65    | 0.70 |  |
| 17/1     | A3       | 0.20REF    |         |      |  |
| ENT      | b        | 0.15       | 0.20    | 0.25 |  |
| CHY -TIK | b1       | 0.18REF    |         |      |  |
| 1/       | D        | 4.90       | 5.00    | 5.10 |  |
|          | Е        | 4.90       | 5.00    | 5.10 |  |
|          | D2       | 3.20       | 3.30    | 3.40 |  |
|          | E2       | 3.20       | 3.30    | 3.40 |  |
|          | е        |            | 0.40BSC |      |  |
|          | Н        | 0.25       | 0.30    | 0.35 |  |
|          | K        |            | 0.45REF |      |  |
|          | L        | 0.35       | 0.40    | 0.45 |  |
|          | R        |            | 0.075RE | F    |  |



# **Important Note**

As the RLC product continues to improve gradually, we may experience significant changes. RLC reserves the right to correct, modify, enhance, and amend the products and services they provide, as well as the right to discontinue any product or service. Before placing an order, customers should obtain the latest information to verify that it is current and complete. All products sold must comply with RLC's terms and conditions in order to ensure proper processing of orders. RLC guarantees that the products they sell conform to the terms and conditions applicable to semiconductor sales. Only under this guarantee does RLC consider it necessary to employ testing and quality control measures for their products. Unless mandated by applicable laws requiring strict compliance, there is no obligation for testing all product parameters. RLC does not assume responsibility for customer product design or application. The materials provided contain circuit examples and usage methods solely for reference purposes; they do not guarantee suitability for volume production designs. Additionally, these materials may contain errors that could result in damages incurred by customers; therefore, RLC disclaims any liability in such cases. Customers are advised to use products within the limits specified in these materials while paying particular attention to absolute maximum ratings, operating voltages, and voltage characteristics. Any use of products outside of these specifications absolves RLC from responsibility; customers must accept full responsibility themselves. To minimize risks associated with customer-designed applications, adequate design safety measures should be implemented. When using RLC products, please ensure compliance with relevant laws and regulations pertaining to your country or region regarding application standards as well as testing requirements related to safety performance. For exports of RLC products overseas, it is essential that you adhere strictly to foreign exchange regulations and transaction laws throughout all necessary procedures involved in exportation processes. In case of disposal of any abandoned RLC product(s), please follow appropriate rules and regulations for proper disposal.

RLC products are not designed to be radiation - resistant. Based on the intended usage, customers can incorporate radiation protection measures during the product design process. Under normal circumstances, RLC products do not harm human health. However, since they contain chemicals and heavy metals, do not put them in your mouth. Additionally, the fracture surfaces of wafers and chips can be sharp. When touching them with bare hands, please be careful to avoid injury. Semiconductor products have a certain probability of failure or malfunction. To prevent disruptions and social damages resulting from personal accidents, fire accidents, etc., as well as to avoid malfunctions, customers are required to be responsible for comprehensive design, implementing fire - spread prevention measures, and safety design against misoperation. Please conduct a full assessment of the entire system, and customers can determine its applicability on their own. This material also includes content related to the company's copyright and know - how. The records in this material are not intended to promise or guarantee the implementation and use of the company's and third - party intellectual property and other rights. Without the permission of our company, it is strictly prohibited to reprint, copy any part of this work, or disclose the material information to third parties.RLC shall not be held responsible for any damage or harm that occurs which is not related to the product itself, as well as for any infringement of third - party rights such as intellectual property rights.

For more details about this material, please contact our sales office.