High-Speed Data/Hi-Fi Audio Switch with Side Band Use (SBU) for USB Type-C Application #### **Descriptions** RLCS4480 is a high-performance USB Type-C switch combo supporting High-Speed Data, Hi-Fi Audio, and Side Band Use (SBU). Its audio path delivers wide swing with ultra-low distortion, ideal for Hi-Fi systems. The USB path ensures low skew/crosstalk, maintaining USB 2.0 signal integrity.SBU switches configure GND/MIC connections, reducing crosstalk via quasi-differential amplification, and support eDP AUX signals. Integrated High-Voltage Protection (OVP) safeguards SBU/USB ports. Featuring 1.8V GPIO/I<sup>2</sup>C control, it comes in a compact 25-ball WLCSP (2.04mm<sup>2</sup>), perfect for mobile devices. #### **Features** - ➤ Wide VCC Range (2.5V–25V) –Supports LDO or VBUS power - ➤ High-Speed USB Path Low insertion loss: -1dB@430MHz, -2dB@930MHz, -3dB@1.4GHz - $\triangleright$ Hi-Fi Audio Path THD+N = -110dB, 0.707Vrms (100Hz, 32Ω load) - Low Audio Insertion Loss -1dB@500MHz, -2dB@860MHz, -3dB@1.2GHz - ➤ Built-in OVP 16V-tolerant SBUx/GSBUx, 17V-tolerant DP R/DN L (Type-C side) - ➤ Surge Protection (IEC 64000-4-5) 20V (DP/DN), 80V (SBU/GSBU) No external TVS needed - OMTP & CTIA Pinout Support Quasi-differential audio sense path - ➤ Pop & Click Elimination Soft turn-on/off for audio path - Power-Off Isolation True signal cut-off & noise removal - Configurable eDP AUX Support - 25-ball WLCSP (2.04mm x 2.04mm) #### **Applications** - USB Type-C Receptacle - 4G/5G Smart Phone, Mobile and Al Device ## **Pin Configuration** ## **Pin Descriptions** | | | E | 1 2 3 4 5 Fig.1 Top-Through | | | | |------|--------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--|--| | | criptions | | | | | | | Pin# | Name | Type | Description | | | | | A5 | VCC | PWR | 2.5~25V Positive Supply | | | | | B5 | GND | GND | Primary Ground Connection. Must be Connected to System Ground | | | | | D5 | DP_R | I/O | Right Audio / Positive USB2.0 Data Common Line | | | | | D4 | DN_L | I/O | Left Audio / Negative USB2.0 Data Common Line | | | | | E5 | DP | I/O | Positive USB2.0 Data Line | | | | | E4 | DN | I/O | Negative USB2.0 Data Line | | | | | C5 | R | I/O | Right Line for Audio Signals | | | | | C4 | L | I/O | Left Line for Audio Signals | | | | | A3 | SBU1 | I/O | Sideband Use wire 1 | | | | | A2 | SBU2 | J2 I/O Sideband Use wire 2 | | | | | | C1 | MIC | 0 | | | | | | B2 | AGND2 | GND | Analog Ground 2 | | | | | В3 | AGND1 | GND | Analog Ground 1 | | | | | E2 | SENSE | 0 | Analog Ground Sense Return | | | | | C3 | INT | 0 | Open Drain Interrupt Output | | | | | D2 | CC_IN | | Audio Accessory Attachment Detection Input | | | | | D1 | GSBU1 | I/O | Star-connection with SBU1 to Headset Jack as Audio Ground Sense Path 1 | | | | | E1 | GSBU2 | I/O | Star-connection with SBU2 to Headset Jack as Audio Ground Sense Path 2 | | | | | C2 | DET | 0 | Push-pull output. DET changes status in response to CC_IN voltage level. | | | | | D3 | SCL | I | I2C Clock wire | | | | | E3 | SDA | I/O | I2C Data wire | | | | | B1 | SBU2_H | SBU2_H I System Side Sideband Use wire 2, can be configured as eDP AU path | | | | | | A1 | SBU1_H | I | System Side Sideband Use wire 1, can be configured as eDP AUX path | | | | | A4 | ENN | I | Chip Enable, Active Low, Internal Pull-Down by 470KΩ | | | | | B4 | ADDR I I2C Slave Address | | | | | | **Table-1 Pin Descriptions** # **Functional Diagram** Fig.2 Functional Diagram #### **Order Information** | Package | | Part Number | Quantity Per Reel | |---------------------------|---------------|-----------------|-------------------| | WLCSP 2.04 x2.04 -25 Ball | Tape and Reel | RLCS4480WL25/R6 | 3,000PCS | **Table-2 Order Information** ### Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | Parameter | Symbol | Range | Unit | |---------------------------|------------------------------------------|------------|------| | Power Supply Voltage | VCC | -0.5 ~ 25 | V | | Control Dino | SCL, SDA, ADDR, ENN, INT_N | -0.5 ~ 6.5 | V | | Control Pins | CC_IN | -0.5 ~ 25 | V | | | DP_R, DN_L | -3.3 ~ 17 | V | | Signal Pins | L, R, DP, DN, MIC, SENSE, SBU1_H, SBU2_H | -0.3 ~ 6.5 | V | | | SBU1, GSBU1, SBU2, GSBU2 | -0.3 ~ 16 | V | | Storage Temperature Range | T <sub>STG</sub> | -55 ~ 150 | °C | | | VCC | ±8 | kV | | CCD LIDM | SCL, SDA, ADDR, ENN, INT_N | ±8 | kV | | ESD HBM, ANSI/ESDA/JEDEC | CC_IN | ±8 | kV | | JS-001-2012 | DP_R, DN_L | ±8 | kV | | 30-001-2012 | L, R, DP, DN, MIC, SENSE, SBU1_H, SBU2_H | ±8 | kV | | | SBU1, GSBU1, SBU2, GSBU2 | ±8 | kV | | | VCC | ±400 | V | | | SCL, SDA, ADDR, ENN, INT_N | ±400 | V | | | CC_IN | ±400 | ٧ | | ESD MM, JESD22-A115 | DP_R, DN_L | ±300 | V | | | L, R, DP, DN, MIC, SENSE, SBU1_H, SBU2_H | ±400 | ٧ | | 11 | SBU1, GSBU1, SBU2, GSBU2 | ±800 | V | | ESD CDM,<br>JESD22-C101 | All Pins | ±1500 | V | #### **Table-3 Absolute Maximum Ratings** (1) Stresses beyond those listed in Table-2 Absolute Maximum Ratings may cause permanent damage to the device. They are stress ratings only, which do not imply functional operation of the device at these or any other conditions. Beyond those indicated under Recommended OperatingConditions, exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. **Recommend Operating Conditions** | Parameter | Symbol | Range | Unit | |-----------------------|------------------------------------|------------|------| | Power Supply Voltage | VCC | 2.7 ~ 20 | ٧ | | O a return I Direct | SCL, SDA, ADDR, ENN, INT_N | 0 ~ 5.0 | ٧ | | Control Pins | CC_IN | 0 ~ 20 | ٧ | | | L, R, DP_R, DN_L | -3.6 ~ 5.0 | ٧ | | Signal Pins | DP, DN, MIC, SENSE, SBU1_H, SBU2_H | 0 ~ 5.0 | ٧ | | | SBU1, GSBU1, SBU2, GSBU2 | 0 ~ 3.6 | V | | Operating Temperature | T <sub>A</sub> | -40 ~ 85 | °C | **Table-4 Recommend Operating Conditions** (1) In USB mode, any signal applied to the off-state audio inputs R, L may not swing below ground or above 1 Electrical Characteristics (Ta=25°C, VCC=3.3V, unless otherwise specified) | Parameter | Symbol | Conditions | Min. | Typ. | Max. | Unit | |-------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------|------|----------|------|------| | POWER SUPPLIES | | | | <u> </u> | | | | Under Voltage Lock Out (UVLO) | V <sub>UVLO</sub> | | 2.2 | 2.4 | 2.6 | V | | UVLO Hysteresis | V <sub>UVLO-HYS</sub> | | 150 | 200 | 250 | mV | | | | ENN=H, All switches off | | 180 | | uA | | | | USB switches on | | 180 | | uA | | VCC Quiescent Current | lα | Audio switches on<br>along with<br>MIC and SENSE<br>switches on | | 270 | 0. | uA | | DIGITAL I/O | 1 | | | 110 | 1 | | | Input logic high | V <sub>IH</sub> | VCC=3.3~20V | 1.6 | 14. | 5.5 | > V | | Input logic low | V <sub>IL</sub> | VCC=3.3~20V | -0.1 | 2 | 0.5 | V | | INT Internal pull-up resistor | R <sub>UP-INT</sub> | ELE | K | 2 | | МΩ | | CC_IN Internal pull-up resistor | R <sub>UP-CC</sub> | JANG | · K | 2 | | ΜΩ | | SCL, SDA Internal pull-up resistor | R <sub>UP-I2C</sub> | TCHO PILES | | 2 | | МΩ | | ADDR Internal pull-down resistor | R <sub>DN-ADDR</sub> | a like | | 2 | | ΜΩ | | ENN Internal pull-down resistor | R <sub>DN-ENN</sub> | | | 470 | | kΩ | | AUDIO SWITCH ON RESIS | STANCE | | • | | • | | | On-Resistance | R <sub>AUDIO</sub> | $V_{IS}$ = -3.3V~+3.3V $I_{OUT}$ =30mA | | 1.3 | | Ω | | R <sub>ON</sub> Flatness <sup>(1)</sup> | R <sub>FLAT(A)</sub> | $V_{IS}$ = -3.3V~+3.3V $I_{OUT}$ =30mA | | 0.01 | | Ω | | R <sub>ON</sub> Matching Between<br>Channels <sup>(2)</sup> | $\Delta R_{ON(A)}$ | V <sub>IS</sub> = -3.3V~+3.3V<br>I <sub>OUT</sub> =30mA | | 0.02 | | Ω | | AUDIO SWITCH DYNAMIC | cs | | • | • | • | | | | | f=20Hz to 22KHz, A-weighted V <sub>IS</sub> =1Vrms @R <sub>L</sub> =1kΩ | | -106 | | dB | | Total Harmonic Distortion | THD+N₁ | f=20Hz to 22kHz, A-weighted V <sub>IS</sub> =0.7Vrms @RL=32Ω | -110 | -103 | | dB | | RuiLianChuang | | | | 1,7 | -00 | 7700 | |---------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | | | f=20Hz to 22KHz, | | | | | | Signal-to-Noise Ratio | SNR₁ | Inputs grounded<br>@R <sub>L</sub> =32Ω | | >120 | | dBrA | | Audio Switches OFF | OIRR | f=20Hz to $22KHz$ ,<br>$V_L=V_R=0.3Vrms$ | | -91 | | dB | | Isolation | | @R <sub>L</sub> =32Ω | | | | | | Audio Switches Crosstalk (3) (Channel-to-Channel) | ACRX | $f$ =20Hz to 22KHz, $V_{L \text{ or R}}$ = 0.3Vrms @R <sub>L</sub> =32Ω Source Impedance=0Ω R <sub>L</sub> =1kΩ | | -115 | | dB | | Audio Switch -3dB<br>Bandwidth | BW <sub>Audio</sub> | R <sub>L</sub> =50Ω | | 1.2 | - 1 | GHz | | AUDIO Switch Turn-on<br>Time | tON-A | $V_{IS}$ = 50mV $R_L$ =32 $\Omega$ | | 60 | 0. | mS | | AUDIO Switch Turn-off<br>Time | tOFF-A | $V_{IS}$ = 50mV R <sub>L</sub> =32 $\Omega$ | (RC | 5 | - | mS | | <b>USB SWITCH ON RESIST</b> | ANCE | 50 | / < | 18 | | | | On-Resistance | RUSB | V <sub>IS</sub> = 0V~0.4V, I <sub>ON</sub> = 8mA | 10 | 3.5 | | Ω | | R <sub>ON</sub> Flatness | RFLAT<br>(U) | $V_{IS} = 0V \sim 3.3V$ , $I_{ON} = 8mA$ | | 4.8 | | Ω | | R <sub>ON</sub> Matching Between<br>Channels | ∆RON(U<br>) | V <sub>IS</sub> = 0V~0.4V, I <sub>ON</sub> = 8mA | | 0.2 | | Ω | | <b>USB SWITCH DYNAMICS</b> | 11/1/2 | A WAY | | | | | | USB Switch On<br>Capacitance | CON | V <sub>Bias</sub> = 0.2V, f = 1MHz | | 4 | | pF | | USB Switch Off Capacitance | COFF | V <sub>Bias</sub> = 0.2V, f = 1MHz | | 3 | | pF | | USB Switch Off Isolation | Off <sub>USB</sub> | $f = 100MHz, R_T = 50\Omega,$<br>$C_L = 0pF$ | | -46 | | dB | | USB Switches Crosstalk (Channel-to-Channel) | CRX <sub>USB</sub> | $f = 100MHz, R_T = 50\Omega,$<br>$C_L = 0pF$ | | -47 | | dB | | USB Switch -3dB<br>Bandwidth | BW <sub>USB</sub> | $R_T$ =50 $\Omega$ , $C_L$ =0pF<br>Signal Power 0dBm | | 1.4 | | GHz | | DP_R, DN_L Ports Over-V | oltage Prot | ection | | | | | | OVP Lockout Threshold | V <sub>COM-OVP</sub> | Rising Edge | 4.6 | 4.8 | 5.0 | V | | OVP Hysteresis | V <sub>COM-HYS</sub> | | | 400 | | mV | | GSBU1, GSBU2 Over-Volt | age Protec | tion | | | | 1 | | OVP Lockout Threshold | V <sub>SBU-OVP</sub> | Rising Edge | 4.6 | 4.8 | 5.0 | V | | OVP Hysteresis | V <sub>SBU-HYS</sub> | | | 400 | | mV | | Audio Ground Switches C | ON RESISTA | ANCE | | | | | | AGND-to-SBUx | R <sub>AGND</sub> | I <sub>AGND</sub> = 100 mA | | 60 | | mΩ | | | | | | | | | | | 9 | | | | | | |----------------------------------------|-------------------------|----------------------------------------------------|-----|-----|-----|-----| | On-Resistance | | | | | | | | MIC SWITCH | | | | | | | | MIC Switch On-Resistance | R <sub>MIC</sub> | V <sub>IS</sub> = 0V~2.0V, I <sub>ON</sub> = 10mA | | 2.1 | | Ω | | MIC Switch R <sub>ON</sub> Flatness | R <sub>FLAT(MIC)</sub> | V <sub>IS</sub> = 0V~2.0V, I <sub>ON</sub> = 10mA | | 1 | | Ω | | MIC Switch -3dB<br>Bandwidth | BW <sub>MIC</sub> | $R_L$ =50 $\Omega$ , GSBUx ties to SBUx | | 24 | | MHz | | MIC Switch Off Isolation | Off <sub>MIC</sub> | $f = 100MHz, R_T = 50\Omega$ | | -48 | | dB | | MIC Switch Turn-on Time | t <sub>ON-M</sub> | GSBUx = 2.0V<br>$R_L$ =1k $\Omega$ | | 200 | | uS | | MIC Switch Turn-off Time | t <sub>OFF-M</sub> | GSBUx = $2.0V$<br>R <sub>L</sub> = $1k\Omega$ | | 2 | \.\ | uS | | SENSE SWITCH | | | | - ( | 0 | | | SENSE Switch On-Resistance | R <sub>SENSE</sub> | V <sub>IS</sub> = 0V~50mV, I <sub>ON</sub> = 10mA | ~C | 0.4 | 10 | Ω | | SENSE Switch -3dB<br>Bandwidth | BW <sub>SENSE</sub> | $R_L$ =50 $\Omega$ , GSBUx ties to SBUx | The | 21 | 7 | MHz | | SENSE Switch Off Isolation | Offsense | f = 100MHz, R <sub>T</sub> = 50Ω | 10 | -47 | | dB | | SENSE Switch Turn-on Time | t <sub>ON-S</sub> | GSBUx = $50$ mV<br>R <sub>L</sub> = $1$ k $\Omega$ | Š. | 200 | | uS | | SENSE Switch Turn-off Time | t <sub>OFF-S</sub> | GSBUx = $50$ mV<br>R <sub>L</sub> = $1$ kΩ | | 2 | | uS | | SBUx_H SWITCH | 2011 | 2 87 | | | | | | SBUx_H Switch On-Resistance | R <sub>SBUx_H</sub> | V <sub>IS</sub> = 0V~0.4V, I <sub>ON</sub> = 10mA | | 7 | | Ω | | SBUx_H Switch R <sub>ON</sub> Flatness | R <sub>FLAT(SBU</sub> _ | V <sub>IS</sub> = 0V~3.3V, I <sub>ON</sub> = 10mA | | 2 | | Ω | | SBUx_H Switch -3dB Bandwidth | BW <sub>SBU_H</sub> | $R_L$ =50 $\Omega$ , GSBUx ties to SBUx | | 21 | | MHz | | SBUx_H Switch Off Isolation | Off <sub>SBU_H</sub> | $f = 100MHz$ , $R_T = 50Ω$ | | -51 | | dB | Table-5 Electrical Characteristics #### Note: - (1) Flatness is defined as the difference between maximum and minimum value of ON-resistance at the specified analog signal voltage points. - (2) $R_{ON}$ matching between channels is calculated by subtracting the channel with the lowest max Ron value from the channel with the highest max Ron value. - (3) Crosstalk is inversely proportional to source impedance #### **I2C Controlling:** RLCS4480 switching functions are controlled by 2 I2C pins: SCL and SDA pin. The timing characteristics and diagrams, as well as internal register meaning and usage are listed below: #### **I2C Timing Diagrams** Fig.3 I2C Timing Diagrams **Note:** Each of SDA and SCL pins should be pulled up by a $2.2k\Omega$ resistor. **I2C Timing Characteristics** (Ta=25°C, VCC=3.3V, unless otherwise specified) | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------|-----------------------|------------|------|------|------|------| | SCL Frequency | f <sub>CLK</sub> | 165 | 1 | | 400 | kHz | | SCL Low Pulse-Width | th | · Miller | 1.3 | | | us | | SCL High Pulse-Width | $t_2$ | 200 | 0.6 | | | us | | Hold Time (Start Condition) | <b>t</b> <sub>3</sub> | | 0.6 | | | us | | Setup Time (Start Condition) | t <sub>4</sub> | | 0.6 | | | us | | Data setup time | $t_5$ | | 0.1 | | | us | | SDA, SCL Rise Time | $t_6$ | | | | 0.3 | us | | SDA, SCL Fall Time | t <sub>7</sub> | | | | 0.3 | us | | Setup Time (Stop Condition) | t <sub>8</sub> | | 0.6 | | | us | | Data Hold Time | t <sub>9</sub> | | | | 0.9 | us | | Pulse Width of Spikes being Suppressed | t <sub>ps</sub> | | | | 5 | ns | **Table-6 I2C Timing Characteristics** #### **I2C Slave Address** | ADDR | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | ADDR=L | 1 | 0 | 0 | 0 | 0 | 1 | 0 | R/W | | ADDR=H | 1 | 0 | 0 | 0 | 0 | 1 | 1 | R/W | Table-7 I2C Slave Address #### Mode Register Address: 0x01 Reset Value: 8'b 0000 0000 Type: Read/Write | Bits | Name | Size | Description | |-------|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:3] | Reserved | 5 | Do Not Use | | [2:0] | Reserved Switch Mode | 3 | Do Not Use 000: DN_L to DN switch ON, DP_R to DP switch ON SBU1 to SBU1_H switch ON, SBU2 to SBU2_H switch ON 001: DN_L to DN switch ON, DP_R to DP switch ON SBU1 to SBU2_H switch ON, SBU2 to SBU1_H switch ON 010: DN_L to L switch ON, DP_R to R switch ON, AGND2 to SBU2 switch ON MIC to GSBU1 switch ON, SENSE to GSBU2 switch ON 011: DN_L to L switch ON, DP_R to R switch ON, AGND1 to SBU1 switch ON MIC to GSBU2 switch ON, SENSE to GSBU1 switch ON 100: All switches OFF 101: All switches OFF | | | | | 111: AGND1 to SBU1 switch ON, AGND2 to SBU2 switch ON | Table-8 Mode Register ## Manual and Interrupt Register Address: 0x02 Reset Value: 8'b 0000 0000 Type: Read/Write | Bits | Name | Size | Description | |-------|----------|--------------|---------------------------------------------------------------| | [7:2] | Reserved | 6 | Do Not Use | | 1 | Manual | <b>√1</b> ., | 0: Switch Status is controlled by Mode Register 0x01 | | | Mariuai | 140 | 1: Switch Status is controlled by 3-bit GPIO (ENN, ADDR, INT) | | 0 | 0 INTC | | 0: Enable interrupt feature | | 0 | INTC | X | 1: Disable interrupt feature | Table-9 Manual and Interrupt Register #### **DET Direction Register** Address: 0x03 Reset Value: 8'b 0000 0000 Type: Read/Write | Bits | Name | Size | Description | |-------|----------|------|-------------------------------------------------------------------| | [7:1] | Reserved | 7 | Do Not Use | | | 0 DET 1 | | 0: DET goes high when CC_IN <1.2v , DET goes low when CC_IN >1.5v | | | | ' | 1: DET goes low when CC_IN <1.2v , DET goes high when CC_IN >1.5v | Table-10 DET Direction Register **DET Register** Address: 0x04 Reset Value: 8'b 0000\_0000 Type: Read/Write | Bits | Name | Size | Description | |-------|----------|------|---------------------------------------------------------------| | [7:1] | Reserved | 7 | Do Not Use | | 0 | DET | 1 | 0: DET Direction is controlled by DET Direction Register 0x03 | | | | | 1: DET remains high, independent of CC_IN | Table-11 DET Register #### **Manual Mode Control** The function is active during control Register 0x02 bit[1] = 1. It will provide manual control for device. During this configuration, ADDR and INT pins will be set as logic control input | VCC EN | | | INT | SENSE | USB | Audio | MIC/GND | SBU | |--------|-----|------|-----|-------------------|--------------------------|------------------------|--------------------------------|----------------------------------| | | ENN | ADDR | | Switch | Switch | Switch | Switch | Switch | | OFF | x | X | X | OFF | OFF | OFF | SBU1 to AGND1<br>SBU2 to AGND2 | OFF | | ON | Н | X | Х | OFF | OFF | OFF | OFF | OFF | | ON | L | L | L | OFF | DP_R to DP<br>DN_L to DN | OFF | OFF | SBU1 to SBU1_H<br>SBU2 to SBU2_H | | ON | L | L | Н | OFF | DP_R to DP<br>DN_L to DN | OFF | OFF | SBU1 to SBU2_H<br>SBU2 to SBU1_H | | ON | L | н | L | SENSE to<br>GSBU2 | OFF | DP_R to R<br>DN_L to L | MIC to GSBU1<br>SBU2 to AGND2 | OFF | | ON | L | н | н | SENSE to<br>GSBU1 | OFF | DP_R to R<br>DN_L to L | MIC to GSBU2<br>SBU1 to AGND1 | OFF | | ON | Н | L | L | OFF | OFF | OFF | OFF | OFF | | ON | Н | L | Н | OFF | OFF | OFF | OFF | OFF | | ON | Н | Н | L | OFF | OFF | OFF | OFF | OFF | | ON | Н | Н | Н | OFF | OFF | OFF | SBU1 to AGND1<br>SBU2 to AGND2 | OFF | **Table-12 Manual Mode Control** #### Typical Performance Curves (Ta=25°C, VCC=3.3V, CAP=0.1uF, unless otherwise noted) Maraph Market and Angel an Fig.11 SBUx\_H Switch OFF Isolation #### **Package Outline Dimensions** #### WLCSP-25B Bottom-Up View Fig.20 Package Outline Dimensions **Table-13 Package Outline Dimensions** | Cymah al | Dimensions In Millimeter | | | | | | |----------|--------------------------|-------|-------|--|--|--| | Symbol | Min. | Тур. | Max. | | | | | X. | 2.01 | 2.04 | 2.07 | | | | | Υ | 2.01 | 2.04 | 2.07 | | | | | X1 | | 0.18 | | | | | | X2 | | 0.40 | | | | | | X3 | 0.175 | 0.205 | 0.235 | | | | | Y1 | | 0.18 | | | | | | Y2 | | 0.40 | | | | | | Z | 0.550 | 0.600 | 0.650 | | | | | Z1 | 0.145 | 0.170 | 0.195 | | | | | Z2 | 0.340 | 0.365 | 0.390 | | | | | Z3 | 0.395 | 0.040 | 0.045 | | | | #### **Important Note** As the RLC product continues to improve gradually, we may experience significant changes. RLC reserves the right to correct, modify, enhance, and amend the products and services they provide, as well as the right to discontinue any product or service. Before placing an order, customers should obtain the latest information to verify that it is current and complete. All products sold must comply with RLC's terms and conditions in order to ensure proper processing of orders. RLC guarantees that the products they sell conform to the terms and conditions applicable to semiconductor sales. Only under this guarantee does RLC consider it necessary to employ testing and quality control measures for their products. Unless mandated by applicable laws requiring strict compliance, there is no obligation for testing all product parameters. RLC does not assume responsibility for customer product design or application. The materials provided contain circuit examples and usage methods solely for reference purposes; they do not guarantee suitability for volume production designs. Additionally, these materials may contain errors that could result in damages incurred by customers; therefore, RLC disclaims any liability in such cases. Customers are advised to use products within the limits specified in these materials while paying particular attention to absolute maximum ratings, operating voltages, and voltage characteristics. Any use of products outside of these specifications absolves RLC from responsibility; customers must accept full responsibility themselves. To minimize risks associated with customer-designed applications, adequate design safety measures should be implemented. When using RLC products, please ensure compliance with relevant laws and regulations pertaining to your country or region regarding application standards as well as testing requirements related to safety performance. For exports of RLC products overseas, it is essential that you adhere strictly to foreign exchange regulations and transaction laws throughout all necessary procedures involved in exportation processes. In case of disposal of any abandoned RLC product(s), please follow appropriate rules and regulations for proper disposal. RLC products are not designed to be radiation - resistant. Based on the intended usage, customers can incorporate radiation protection measures during the product design process. Under normal circumstances, RLC products do not harm human health. However, since they contain chemicals and heavy metals, do not put them in your mouth. Additionally, the fracture surfaces of wafers and chips can be sharp. When touching them with bare hands, please be careful to avoid injury. Semiconductor products have a certain probability of failure or malfunction. To prevent disruptions and social damages resulting from personal accidents, fire accidents, etc., as well as to avoid malfunctions, customers are required to be responsible for comprehensive design, implementing fire - spread prevention measures, and safety design against misoperation. Please conduct a full assessment of the entire system, and customers can determine its applicability on their own. This material also includes content related to the company's copyright and know - how. The records in this material are not intended to promise or guarantee the implementation and use of the company's and third - party intellectual property and other rights. Without the permission of our company, it is strictly prohibited to reprint, copy any part of this work, or disclose the material information to third parties. RLC shall not be held responsible for any damage or harm that occurs which is not related to the product itself, as well as for any infringement of third - party rights such as intellectual property rights. For more details about this material, please contact our sales office.